Atomic Layer Deposited Zinc Tin Oxide Channel for Amorphous Oxide Thin Film Transistors

The Harvard community has made this article openly available. Please share how this access benefits you. Your story matters.

<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Published Version</td>
<td>doi:10.1063/1.4752727</td>
</tr>
<tr>
<td>Accessed</td>
<td>December 19, 2017 12:34:59 PM EST</td>
</tr>
<tr>
<td>Citable Link</td>
<td><a href="http://nrs.harvard.edu/urn-3:HUL.InstRepos:9961225">http://nrs.harvard.edu/urn-3:HUL.InstRepos:9961225</a></td>
</tr>
<tr>
<td>Terms of Use</td>
<td>This article was downloaded from Harvard University's DASH repository, and is made available under the terms and conditions applicable to Open Access Policy Articles, as set forth at <a href="http://nrs.harvard.edu/urn-3:HUL.InstRepos:dash.current.terms-of-use#OAP">http://nrs.harvard.edu/urn-3:HUL.InstRepos:dash.current.terms-of-use#OAP</a></td>
</tr>
</tbody>
</table>

(Article begins on next page)
Atomic Layer Deposited Zinc Tin Oxide Channel for Amorphous Oxide Thin Film Transistors

Jaeyeong Heo,1,2 Sang Bok Kim,1 and Roy G. Gordon1,a)

1Department of Chemistry and Chemical Biology, Harvard University, Cambridge, Massachusetts 02138, USA

2Department of Materials Science and Engineering, Chonnam National University, Gwangju 500-757, Korea

Bottom-gate thin film transistors with amorphous zinc tin oxide channels were grown by atomic layer deposition (ALD). The films maintained their amorphous character up to temperatures over 500 °C. The highest field effect mobility was ~13 cm²/V·s with on-to-off ratios of drain current ~10⁹-10¹⁰. The lowest subthreshold swing of 0.27 V/decade was observed with thermal oxide as a gate insulator. The channel layers grown at 170 °C showed better transistor properties than those grown at 120 °C. Channels with higher zinc to tin ratio (~3-4) also performed better than ones with lower ratios (~1-3).

a) Electronic mail: gordon@chemistry.harvard.edu
Amorphous metal oxide semiconductors have been extensively studied over the past ten years as promising channel materials for thin film transistors (TFTs) for organic light-emitting diodes (OLEDs) and liquid crystal displays (LCDs).\textsuperscript{1-3} The large demand for low power consumption with better performance of such devices requires a new semiconductor material exhibiting better transistor properties, \textit{i.e.} higher mobility, smaller subthreshold swing (SS), higher ratio of on-to-off drain current ($I_{\text{ON}}/I_{\text{OFF}}$). The demonstration of amorphous indium gallium zinc oxide (a-IGZO) transistors by Nomura \textit{et al.} drew huge attention to ZnO-based materials.\textsuperscript{4} It showed large mobility of 6-9 cm\textsuperscript{2}/V·s with good stability. Their amorphous nature enables excellent stability and uniformity over large area devices unlike poly-silicon-based devices. Zinc tin oxide (ZTO) is one of the ZnO-based oxides which has been highlighted recently due to its high stability with reasonable mobility up to 15 cm\textsuperscript{2}/V·s.\textsuperscript{5} Also, ZTO does not contain indium or gallium so it is free of toxic, expensive and scarce elements.

Generally, sputtering has been used for the growth of ZTO channel layers with its easy control on carrier concentrations by adjusting operating conditions.\textsuperscript{5-9} Other growth methods, such as pulsed laser deposition\textsuperscript{10}, solution deposition\textsuperscript{11}, inkjet printing\textsuperscript{12}, and combustion\textsuperscript{13}, have been reported. However, growth of ZTO by atomic layer deposition (ALD) and detailed study of its performance in devices have remained largely unexplored up to now. Growth with exceptional controllability over the elemental composition and thickness is one of the advantages of ALD.\textsuperscript{14} Uniform composition and thickness are also maintained in ALD films over rough surfaces and inside narrow holes, which conventional sputtering cannot provide easily for possible three-dimensional device structures. ALD offers the possibility of selective deposition only on some areas while avoiding deposition on other areas that are deactivated, for example, by imprint lithography.\textsuperscript{15, 16} Thus films can be patterned without any etching step. This patterning process is superior to conventional etching or lift-off in that no coating material is wasted, and no toxic liquid waste (etchant or photo-resist solvent) is created. In addition, ALD is suitable for deposition on the increasingly large display panels planned for the next generation. In order to achieve these highly desirable properties for ALD of multicomponent amorphous oxides, the ALD
temperature windows of the different components must overlap. For example, diethyl zinc, the most popular zinc precursor in \( \text{ZnO-ALD} \), exhibits an ALD window from roughly 120 to 170 °C. Therefore, an ALD process for \( \text{SnO}_2 \) showing an overlapping ALD temperature window should be used to realize ideal ALD of ZTO. Recently the authors have demonstrated low-temperature (60-250 °C) ALD of tin dioxide, \( \text{SnO}_2 \), using a cyclic amide of Sn(II) (1,3-bis(1,1-dimethylethyl)-4,5-dimethyl-(4R,5R)-1,3,2-diazastannolidin-2-ylidene) as the tin precursor.\(^{17} \) By combining well-established \( \text{ZnO ALD} \) with this \( \text{SnO}_2 \) process, fabrication of ZTO-based transistors with good properties is demonstrated in this letter.

Diethylzinc (Sigma Aldrich) and a cyclic amide of Sn(II) were used as the zinc and tin precursors, respectively. As a common oxidant, 50 wt.% hydrogen peroxide (\( \text{H}_2\text{O}_2 \), Sigma Aldrich) was used. ALD-\( \text{SnO}_2 \) growth behavior with the Sn(II) precursor is reported elsewhere.\(^{17-19} \) Instead of stop-flow ALD injection scheme,\(^{20} \) conventional constant flow scheme was employed in this study to obtain more uniform tin concentration profile along the long substrate holder (~30 cm). The observed saturation growth rate was \( \sim 1.2-1.3 \ \text{Å/cycle} \). Although its growth rate was somewhat lower than that from stop-flow scheme, similar electrical properties were obtained. Growth temperature was mainly 170 °C, which is the upper-bound temperature for ZTO ALD. The ZTO growth was done by repeating a supercycle, \( x \)-times subcycle of \( \text{ZnO} \) (diethyl zinc/purge/\( \text{H}_2\text{O}_2 \)/purge) followed by \( y \)-times subcycle of \( \text{SnO}_2 \) (Sn precursor/purge/\( \text{H}_2\text{O}_2 \)/purge). Purge time was set to be 30s. Following notation of \( xZyT \) is used here. For example, \( 3Z1T \) means 3 subcycles of \( \text{ZnO} \) and 1 subcycle of \( \text{SnO}_2 \). To study how the film composition influences transistor properties, the following zinc-rich films were prepared: \( 3Z1T \), \( 2.5Z1T \), \( 2Z1T \), \( 1Z1T \), and \( 1Z2T \). Here, \( 2.5Z1T \) is a modified recipe (\( 3\text{ZnO}/1\text{SnO}_2/2\text{ZnO}/1\text{SnO}_2 \)), which performed the best as a channel for transistors.

Bottom-gate transistors were fabricated for the evaluation of ZTO channel layers grown on thermal oxide (~120 nm)/highly-doped \( p \)-Si (0.001 ohm·cm) substrates. Channel thickness was ~10 nm by varying the total number of supercycles based on the observed growth rate. Channel patterning was done by conventional photolithography and reactive ion etching with Ar/\( \text{CH}_4 \) mixed gas. Annealing in
air was followed for one hour at 450 °C. A transistor without high-temperature annealing was not turned off at zero bias of $V_{\text{GS}}$ and exhibited worse $I_{\text{ON}}/I_{\text{OFF}}$ ratio of $\sim 10^2$. E-beam evaporation was used for aluminum deposition on pre-defined source and drain areas, followed by liftoff. Twenty devices with various channel widths ($W$, 250-1000 µm) and lengths ($L$, 50-600 µm) were made on one substrate to investigate fringing electric field/ sidewall effects.\textsuperscript{21} Transmission line model (TLM) patterns were also included for contract resistance measurements.\textsuperscript{22} The channel overlap with the source and drain was 150 µm. After annealing at 100 °C for 20 min in hot oven to remove residual hydrocarbon and moisture, indium back contacts were made. Agilent 4156C and 41501B were used for electrical analysis of the transistors. The measurements were done at room temperature in air under dark conditions. Field effect mobility was derived with $V_G$ at 20 V and $V_{DS}$ at 100 mV.\textsuperscript{1}

Basic film properties were studied first. Film densities and compositions of ZTOs were measured by using X-ray reflectivity (PANalytical, X’Pert Pro) and Rutherford backscattering spectroscopy (RBS). Figure 1a shows representative reflectivity spectra of ~30 nm-thick 2.5Z1T grown on thermal oxide. Film densities of ZTO layers grown at 170 °C were in the range of 5.0-5.3 g/cm\textsuperscript{3}. No obvious change in film density, thickness, and roughness was observed after the 450°C-annealing, which indicates dense and stable films were grown. Figure 1b shows a representative RBS spectrum of a 2.5Z1T layer grown on a glassy carbon substrate (Ted Pella). Zinc to tin ratios (Zn/Sn) were measured to be 4.7, 3.9, 3.3, 2.2, and 0.9 for 3Z1T, 2.5Z1T, 2Z1T, 1Z1T, and 1Z2T, respectively. No other elements except Zn, Sn, and O were detected. Optical transmission was measured by a spectrophotometer (Hitachi, U-4100). The average transmittance for wavelengths from 400 to 700 nm was measured for 2.5Z1T films with thicknesses of 10, 30 and 50 nm to be about 98, 90, and 82 %, respectively, compared to an uncoated quartz reference.

The change in microstructure of ~30 nm-thick ZTOs grown on thermal oxide as a function of annealing temperature in air was studied by using glancing-angle X-ray diffraction (incidence angle: 0.4°). Figure 2a shows representative spectra of 2.5Z1T. Broad peaks at around 34° are observed for as-
deposited and annealed films up to 650 °C, which is characteristic of amorphous ZTO. Crystallization occurred at 750 °C and the observed spectrum matched with cubic spinel Zn$_2$SnO$_4$. When the surface morphology of ZTO films was examined by atomic force microscopy (AFM, Asylum, MFP-3D), phase separation was observed at an annealing temperature lower than the crystallization temperature. As shown in the inset of Fig. 2b, particles (size: 200-500 nm, height: 60-80 nm, distance: 1-4 μm) were detected on the film surface. The phase separation temperature was dependent on Zn/Sn ratio as summarized in Fig. 2b. The temperature for phase separation increased with tin content. The sample with highest tin content, 1Z1T, did not show any sign of phase separation up to its crystallization temperature of 650 °C, which may be due to its having stoichiometry (Zn/Sn: 2.2) close to that of the Zn$_2$SnO$_4$ phase. Higher Zn concentration of this particle was revealed by energy dispersive X-ray spectroscopy (EDX), as shown in the elemental line profile of Fig. 2c. Raman analysis confirmed that Zn-O bonding is the dominant chemical nature of the particle (data not shown). Annealing for transistor fabrication was limited to 450 °C based on these analyses.

Figure 3 shows the representative output (I$_{DS}$-V$_{DS}$) and transfer (log(I$_{DS}$)-V$_{GS}$) curves for 10 nm-thick 2.5Z1T channel (L: 70 μm, W: 1000 μm). Inset of Fig. 3a is an optical microscope image of the fabricated device. Hard saturation is clearly seen from the output curve, which suggests that the device behaves similarly to the conventional metal-oxide-semiconductor field effect transistor. The shape of the curve near V$_{GS}$ at 0 V is also convex, which indicates minimal current crowding at the source and drain contacts. The measured specific contact resistance from the TLM pattern on this device was ~0.6 ohm·cm$^2$. Considering its low carrier concentration of ~10$^{15}$/cm$^3$ after annealing at 450 °C (based on Hall measurements and sheet resistance from TLM), this value is in line with other ZnO-based oxides with similar carrier concentrations. The transfer length was calculated to be ~24-27 μm for the 2.5Z1T transistor.

It is noted from the transfer curve of Fig. 3b that ZTO transistor operates in enhancement mode. The I$_{ON}$/I$_{OFF}$ ratio was as high as ~10$^9$-10$^{10}$, which is comparable to or better than other reports for well-
behaved transistors. The $I_{ON}/I_{OFF}$ ratio derived from the transfer curve for $V_{DS}$ of 20 V showed clear decreasing trend with decreasing Zn/Sn ratio; it was $\sim 10^9$ - $10^{10}$ for 3Z1T, 2.5Z1T, and 2Z1T and it decreased to $\sim 10^7$-$10^8$ and further to $\sim 10^6$ for 1Z1T and 1Z2T, respectively. Turn-on voltage, the gate voltage at the onset of the initial sharp increase in a transfer curve, was mainly at 0 - 3 V except 1Z2T transistor, which was largely negative-shifted (-9 V). The SS value was as low as 0.27 V/decade for 2.5Z1T channel as shown in inset of Fig. 3b and this value is comparable or better than other reports for ZTO transistors. The minimum off-current was generally in the range of $10^{-13}$-$10^{-14}$ A, which is below the maximum level of $10^{-12}$ A for flat-panel displays.

The Zn/Sn ratio clearly influenced the mobility of the transistors. The highest field effect mobility of $\sim 12$-$13$ cm$^2$/V·s was obtained for 3Z1T, 2.5Z1T and 2Z1T channels as plotted in Fig. 4a. Here, the mobility was derived from the transfer curve for $V_{DS}$ of 0.1 V. As the Zn/Sn ratio decreases, mobility drops to $\sim 10$ and $\sim 5$ cm$^2$/V·s for 1Z1T and 1Z2T transistors, respectively. McDowell et al. reported similar decreasing trend of mobility with decreasing Zn/Sn ratio from $\sim 4$ to 1 by the sputtering method.

When ZTO layers were grown at 120 °C, which is near the lower end of the ALD window, lower mobilities of at most $\sim 3.4$ cm$^2$/V·s were obtained. Still, a similar trend of decrease with decreasing Zn/Sn ratio was observed. The $I_{ON}/I_{OFF}$ ratio decreased to $\sim 10^7$ in addition to increased SS for Zn/Sn ratio of $\sim 3$. Overall drastic worsening of transistor parameters was observed for 120 °C-grown 1Z2T as well. Based on these observations, it is concluded that higher Zn content leads to higher mobility when the Zn/Sn ratio is larger than 1. It should be mentioned that although phase separation occurred for 3Z1T after annealing at 450 °C, comparable transistor properties to 2.5Z1T and 2Z1T channels are obtained. It appears that the influence of phase-separated ZnO particles on transistor operation is minimal as the current flow is close to semiconductor/insulator interface. No increase of field effect mobility with decreasing W/L from 20 to 1.67 was observed, which also indicates that the effect of fringing electric fields is negligible in our ZTO transistors.
The channel mobility was influenced by annealing temperature. The change in mobility of 2.5Z1T channel for different annealing temperatures from 250 to 450 °C is plotted in Fig. 4b. As the annealing temperature increases, higher mobility was obtained. This effect could be due to favorable rearrangement of channel materials. All three transistors exhibited similar $I_{\text{ON}}/I_{\text{OFF}}$ parameters of $\sim 10^9-10^{10}$; however, SS of 250°C-annealed transistor was higher (0.97 V/decade) than that of the other two transistors (0.27 V/decade). This result suggests that fabrication of ALD-based ZTO transistors is compatible with most electronic device applications including some polymer substrates. Further improvement in the mobility of the transistors may be achieved by using a zinc precursor, such as zinc acetate ($\text{Zn(CH}_3\text{COO)}_2$), that is thermally stable at higher growth temperatures above 170 °C.

The drive current density per unit width could be increased by depositing the transistors conformally over highly patterned substrates, such as arrays of parallel narrow trenches. Conformal ALD and CVD techniques are available to make the required insulator films, as well as conformal metal gates and contacts. This approach could boost the effective drive current by a large factor equal to the trench depth divided by the trench width.

In summary, transistors were demonstrated with amorphous zinc tin oxide as a channel layer grown by atomic layer deposition. The optimized composition was stable against phase separation and crystallization up to temperatures over 500 °C. Transistor parameters were highly dependent on film composition and both growth and annealing temperatures. The highest electron mobility and drain current on-to-off ratio of $\sim 13 \, \text{cm}^2/\text{V} \cdot \text{s}$ and $\sim 10^9-10^{10}$, respectively, were obtained for 450 °C-annealed zinc-rich zinc tin oxides. The lowest subthreshold swing was 0.27 V/decade. Even for channels with lower annealing temperature of 350 °C, mobility as high as $\sim 11 \, \text{cm}^2/\text{V} \cdot \text{s}$ with good subthreshold swing of 0.27 V/decade was obtained. The ALD method can provide highly uniform thickness and composition scalable over large areas, even on rough or structured substrates. Patterned films can potentially be grown using simple printing of inhibitors that prevent growth on undesired areas, without the need for any etching process.
This work was performed in part at the Center for Nanoscale Systems (CNS) at Harvard University, a member of the National Nanotechnology Infrastructure Network (NNIN), which is supported by the National Science Foundation under NSF award no. ECS-0335765. J. Heo acknowledges Dr. Jeong Hwan Kim (Forschungszentrum Jülich) for his fruitful advice and Dr. Jiangdong Deng (CNS) for his help on Raman analysis.
References

Figure Captions

**Figure 1.** (a) Representative X-ray reflectivity spectra for as-deposited and 450 ̊C-annealed 2.5Z1T ZTO on thermal oxide/Si substrate. Here, film thickness is ~30 nm and the growth temperature is 170 ̊C. No significant change was observed after the annealing. The density was ~5.3 g/cm³ and RMS roughness was ~0.8 nm. (b) RBS spectrum for as-deposited 2.5Z1T on a carbon substrate. The Zn/Sn ratio was estimated to be 3.9.

**Figure 2.** (a) Glancing-angle X-ray diffraction of as-deposited and annealed 2.5Z1T ZTO films grown on thermal oxide/Si substrates (incidence angle: 0.4 ̊). Crystallization occurred at 750 ̊C. (b) The crystallization (circles) and phase separation (squares) temperatures for ZTO layers with different compositions. Inset: An AFM image of a 550 ̊C-annealed 2.5Z1T ZTO film. No phase separation was observed for 1Z1T up to 650 ̊C. (c) EDX O, Zn, and Sn line profiles of the phase separated particle (inset image), which was analyzed as Zn-rich phase.

**Figure 3.** (a) Representative I_DS-V_DS output characteristics of a transistor with 450 ̊C-annealed 2.5Z1T ZTO channel (L: 70 μm, W: 1000 μm). An optical microscope image of the fabricated transistor is shown as an inset. (b) Log(I_DS)-V_GS transfer curve for the transistor. Inset is the enlargement for subthreshold swing determination at V_DS of 20 V. Here, sweep is 50 mV step. Subthreshold swing was 0.27 V/decade.

**Figure 4.** (a) Field effect mobility for ZTO channels with various Zn/Sn ratios. Here, two different growth temperatures of 120 and 170 ̊C were compared. (b) Field effect mobility and subthreshold swing of transistors with 2.5Z1T channel as a function of annealing temperature.
Figure 1.
Figure 2.

(a) Intensity (arb. unit) vs. Two theta (°)

(b) Crystallization (GAXRD) and Phase separation (AFM)

(c) Intensity vs. Distance (µm)

As-deposited, 550 °C, 650 °C, 750 °C
Figure 3.

(a) IDS vs. VDS for VGS = 0-30V (Step: 5V) and VDS = 20V.

(b) IDS vs. VDS for VGS = 4-20V (Step: 4V) with a saturation current of S.S. = 0.27V/dec.
Figure 4.

(a) Graph showing mobility (cm²/V·s) as a function of supercycle for different annealing temperatures: 120 °C, 170 °C.

(b) Graph showing mobility (cm²/V·s) and subthreshold swing (V/dec) as a function of annealing temperature (°C).